# eHS FPGA-based Power Electronics Toolbox Comparison Charts ### eHS Standard | Features | eHSx32 | eHSx64 | eHSx128 | |----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------| | Targeted platforms | OP4200 (Zynq™ 7030)¹<br>OP4512 (Kintex™ 7 410T) | OP4510 (Kintex <sup>™</sup> 7 325T)<br>OP4512/OP4610XG/OP4610-IO<br>(Kintex <sup>™</sup> 7 410T)<br>OP5607/OP5700/OP5707XG/<br>OP5707-IO (Virtex <sup>™</sup> 7 485T) | OP4510 (Kintex™ 7 325T)<br>OP4512/OP4610XG/OP4610-IO<br>(Kintex™ 7 410T)<br>OP5607/OP5700/OP5707XG/<br>OP5707-IO (Virtex™ 7 485T) | | Number of inputs | 32 | 64 | 128 | | Number of outputs | 32 | 64 | 128 | | Number of switches | 48 | 72 | 144 | | Number of Non-Linear/<br>Variable components | 64 | | | | LCA capability <sub>2</sub> | Yes | | | | Maximum number of states <sub>3</sub> | 112 | 168 | 344 | | Number of resistors | Unlimited | | | | Switches type supported | IGBT/Diode, Diode, Breaker, Thyristor, Ideal Switch, FET, 2-Lvl Half- Bridge, 3-lvl NPC | | | | Non-switching devices supported | Resistor, Inductor, Capacitor, Ideal Transformer, Mutual inductance, Serial and Parallel RLC, PI Line, Surge arrester, Variable Serial RL and Parallel RC, Saturable Inductor | | | | Calculation power | 12.8 GFLOPS | 25.6 GFLOPS | 51.2 GFLOPS | | Maximum number of parameter sets | From FPGA: Up to 512 scenarios⁴<br>From CPU: Unlimited⁵ | | | | Compatible circuit editors | OPAL-RT Schematic Editor, SPS Simulink toolbox | | | <sup>&</sup>lt;sup>1</sup>This is the last RT-LAB/eHS version that supports the OP4200. <sup>&</sup>lt;sup>2</sup>LCA stands for Loss Compensation Algorithm. This feature optimizes losses for standard topologies such as the two-level and the three-level NPC arm converters. <sup>&</sup>lt;sup>3</sup> Estimated values. The maximum number of states depends on the number of inputs and outputs that needs to be computed as well. There is no hard coded limit. If the time step required exceeds the solver's limit (4.8us), a compilation error will occur due to overpassing the circuit size limit. <sup>&</sup>lt;sup>4</sup> The number of scenarios on FPGA available for a given circuit depends on the circuit complexity. Scenarios are not supported on the OP4200 target. <sup>&</sup>lt;sup>5</sup>The number of scenarios on CPU available only depends on your memory allocated to MATLAB. # eHS FPGA-based Power Electronics Toolbox Comparison Charts ### eHS Advanced | Features | eHSx32 | eHSx64 | eHSx128 | | |----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|--------------|--| | Targeted platforms | OP4512/OP4610XG/OP4610-IO (Kintex™ 7 410T)<br>OP5607/OP5700/OP5707XG/OP5707-IO (Virtex™ 7 485T) | | | | | Number of inputs | 32 | 64 | 128 | | | Number of outputs | 32 | 64 | 128 | | | Number of switches | 48 | 72 | 128 | | | Number of Non-Linear/<br>Variable components | 16 | 32 | 64 | | | LCA capability <sub>1</sub> | Yes | | | | | Maximum number of states <sub>2</sub> | 344 | | | | | Number of resistors | Unlimited | | | | | Switches type supported | IGBT/Diode, Diode, Breaker, Thyristor, Ideal Switch, FET, Cyclo Converter,<br>2-Lvl Half-Bridge | | | | | Non-switching devices supported | Resistor, Inductor, Capacitor, Ideal Transformer, Mutual inductance, Serial and<br>Parallel RLC, PI Line, Surge arrester, Variable Serial RL and Parallel RC, Saturable<br>Inductor | | | | | Calculation power | limited by time step | | 102.4 GFLOPS | | | Maximum number of parameter sets | From FPGA: Up to 512 scenarios³<br>From CPU: Unlimited⁴ | | | | | Compatible circuit editors | OPAL-RT Schematic Editor | | | | <sup>&</sup>lt;sup>1</sup>LCA stands for Loss Compensation Algorithm. This feature optimizes losses for standard topologies such as the two-level and the three-level NPC arm converters. #### **About OPAL-RT TECHNOLOGIES** OPAL-RT is the world leader in the development of PC/FPGA-based Real-Time Digital Simulator, Hardware-In-the-Loop (HIL) testing equipment and Rapid Control Prototyping (RCP) systems to design, test and optimize control and protection systems used in power grids, power electronics, motor drives, automotive industry, trains, aircraft and various industries, as well as R&D centers and universities. OPAL-RT TECHNOLOGIES <sup>&</sup>lt;sup>2</sup> Estimated values. The maximum number of states depends on the number of inputs and outputs that needs to be computed as well. There is no hard coded limit. If the time step required exceeds the solver's limit (4.8us), a compilation error will occur due to overpassing the circuit size limit. <sup>&</sup>lt;sup>3</sup> The number of scenarios on FPGA available for a given circuit depends on the circuit complexity. <sup>&</sup>lt;sup>4</sup> The number of scenarios on CPU available only depends on your memory allocated to MATLAB.